| // REQUIRES: aarch64-registered-target |
| // RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve -fallow-half-arguments-and-returns -S -O1 -Werror -Wall -emit-llvm -o - %s | FileCheck %s |
| // RUN: %clang_cc1 -DSVE_OVERLOADED_FORMS -triple aarch64-none-linux-gnu -target-feature +sve -fallow-half-arguments-and-returns -S -O1 -Werror -Wall -emit-llvm -o - %s | FileCheck %s |
| // RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve -fallow-half-arguments-and-returns -S -O1 -Werror -Wall -o - %s >/dev/null 2>%t |
| // RUN: FileCheck --check-prefix=ASM --allow-empty %s <%t |
| |
| // If this check fails please read test/CodeGen/aarch64-sve-intrinsics/README for instructions on how to resolve it. |
| // ASM-NOT: warning |
| #include <arm_sve.h> |
| |
| #ifdef SVE_OVERLOADED_FORMS |
| // A simple used,unused... macro, long enough to represent any SVE builtin. |
| #define SVE_ACLE_FUNC(A1,A2_UNUSED,A3,A4_UNUSED) A1##A3 |
| #else |
| #define SVE_ACLE_FUNC(A1,A2,A3,A4) A1##A2##A3##A4 |
| #endif |
| |
| svfloat16_t test_svscale_f16_z(svbool_t pg, svfloat16_t op1, svint16_t op2) |
| { |
| // CHECK-LABEL: test_svscale_f16_z |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 8 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv8i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[SEL:.*]] = call <vscale x 8 x half> @llvm.aarch64.sve.sel.nxv8f16(<vscale x 8 x i1> %[[PG]], <vscale x 8 x half> %op1, <vscale x 8 x half> zeroinitializer) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 8 x half> @llvm.aarch64.sve.fscale.nxv8f16(<vscale x 8 x i1> %[[PG]], <vscale x 8 x half> %[[SEL]], <vscale x 8 x i16> %op2) |
| // CHECK: ret <vscale x 8 x half> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_f16,_z,)(pg, op1, op2); |
| } |
| |
| svfloat32_t test_svscale_f32_z(svbool_t pg, svfloat32_t op1, svint32_t op2) |
| { |
| // CHECK-LABEL: test_svscale_f32_z |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 4 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv4i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[SEL:.*]] = call <vscale x 4 x float> @llvm.aarch64.sve.sel.nxv4f32(<vscale x 4 x i1> %[[PG]], <vscale x 4 x float> %op1, <vscale x 4 x float> zeroinitializer) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 4 x float> @llvm.aarch64.sve.fscale.nxv4f32(<vscale x 4 x i1> %[[PG]], <vscale x 4 x float> %[[SEL]], <vscale x 4 x i32> %op2) |
| // CHECK: ret <vscale x 4 x float> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_f32,_z,)(pg, op1, op2); |
| } |
| |
| svfloat64_t test_svscale_f64_z(svbool_t pg, svfloat64_t op1, svint64_t op2) |
| { |
| // CHECK-LABEL: test_svscale_f64_z |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 2 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv2i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[SEL:.*]] = call <vscale x 2 x double> @llvm.aarch64.sve.sel.nxv2f64(<vscale x 2 x i1> %[[PG]], <vscale x 2 x double> %op1, <vscale x 2 x double> zeroinitializer) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 2 x double> @llvm.aarch64.sve.fscale.nxv2f64(<vscale x 2 x i1> %[[PG]], <vscale x 2 x double> %[[SEL]], <vscale x 2 x i64> %op2) |
| // CHECK: ret <vscale x 2 x double> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_f64,_z,)(pg, op1, op2); |
| } |
| |
| svfloat16_t test_svscale_f16_m(svbool_t pg, svfloat16_t op1, svint16_t op2) |
| { |
| // CHECK-LABEL: test_svscale_f16_m |
| // CHECK: %[[PG:.*]] = call <vscale x 8 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv8i1(<vscale x 16 x i1> %pg) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 8 x half> @llvm.aarch64.sve.fscale.nxv8f16(<vscale x 8 x i1> %[[PG]], <vscale x 8 x half> %op1, <vscale x 8 x i16> %op2) |
| // CHECK: ret <vscale x 8 x half> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_f16,_m,)(pg, op1, op2); |
| } |
| |
| svfloat32_t test_svscale_f32_m(svbool_t pg, svfloat32_t op1, svint32_t op2) |
| { |
| // CHECK-LABEL: test_svscale_f32_m |
| // CHECK: %[[PG:.*]] = call <vscale x 4 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv4i1(<vscale x 16 x i1> %pg) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 4 x float> @llvm.aarch64.sve.fscale.nxv4f32(<vscale x 4 x i1> %[[PG]], <vscale x 4 x float> %op1, <vscale x 4 x i32> %op2) |
| // CHECK: ret <vscale x 4 x float> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_f32,_m,)(pg, op1, op2); |
| } |
| |
| svfloat64_t test_svscale_f64_m(svbool_t pg, svfloat64_t op1, svint64_t op2) |
| { |
| // CHECK-LABEL: test_svscale_f64_m |
| // CHECK: %[[PG:.*]] = call <vscale x 2 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv2i1(<vscale x 16 x i1> %pg) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 2 x double> @llvm.aarch64.sve.fscale.nxv2f64(<vscale x 2 x i1> %[[PG]], <vscale x 2 x double> %op1, <vscale x 2 x i64> %op2) |
| // CHECK: ret <vscale x 2 x double> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_f64,_m,)(pg, op1, op2); |
| } |
| |
| svfloat16_t test_svscale_f16_x(svbool_t pg, svfloat16_t op1, svint16_t op2) |
| { |
| // CHECK-LABEL: test_svscale_f16_x |
| // CHECK: %[[PG:.*]] = call <vscale x 8 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv8i1(<vscale x 16 x i1> %pg) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 8 x half> @llvm.aarch64.sve.fscale.nxv8f16(<vscale x 8 x i1> %[[PG]], <vscale x 8 x half> %op1, <vscale x 8 x i16> %op2) |
| // CHECK: ret <vscale x 8 x half> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_f16,_x,)(pg, op1, op2); |
| } |
| |
| svfloat32_t test_svscale_f32_x(svbool_t pg, svfloat32_t op1, svint32_t op2) |
| { |
| // CHECK-LABEL: test_svscale_f32_x |
| // CHECK: %[[PG:.*]] = call <vscale x 4 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv4i1(<vscale x 16 x i1> %pg) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 4 x float> @llvm.aarch64.sve.fscale.nxv4f32(<vscale x 4 x i1> %[[PG]], <vscale x 4 x float> %op1, <vscale x 4 x i32> %op2) |
| // CHECK: ret <vscale x 4 x float> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_f32,_x,)(pg, op1, op2); |
| } |
| |
| svfloat64_t test_svscale_f64_x(svbool_t pg, svfloat64_t op1, svint64_t op2) |
| { |
| // CHECK-LABEL: test_svscale_f64_x |
| // CHECK: %[[PG:.*]] = call <vscale x 2 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv2i1(<vscale x 16 x i1> %pg) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 2 x double> @llvm.aarch64.sve.fscale.nxv2f64(<vscale x 2 x i1> %[[PG]], <vscale x 2 x double> %op1, <vscale x 2 x i64> %op2) |
| // CHECK: ret <vscale x 2 x double> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_f64,_x,)(pg, op1, op2); |
| } |
| |
| svfloat16_t test_svscale_n_f16_z(svbool_t pg, svfloat16_t op1, int16_t op2) |
| { |
| // CHECK-LABEL: test_svscale_n_f16_z |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 8 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv8i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[DUP:.*]] = call <vscale x 8 x i16> @llvm.aarch64.sve.dup.x.nxv8i16(i16 %op2) |
| // CHECK-DAG: %[[SEL:.*]] = call <vscale x 8 x half> @llvm.aarch64.sve.sel.nxv8f16(<vscale x 8 x i1> %[[PG]], <vscale x 8 x half> %op1, <vscale x 8 x half> zeroinitializer) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 8 x half> @llvm.aarch64.sve.fscale.nxv8f16(<vscale x 8 x i1> %[[PG]], <vscale x 8 x half> %[[SEL]], <vscale x 8 x i16> %[[DUP]]) |
| // CHECK: ret <vscale x 8 x half> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_n_f16,_z,)(pg, op1, op2); |
| } |
| |
| svfloat32_t test_svscale_n_f32_z(svbool_t pg, svfloat32_t op1, int32_t op2) |
| { |
| // CHECK-LABEL: test_svscale_n_f32_z |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 4 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv4i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[DUP:.*]] = call <vscale x 4 x i32> @llvm.aarch64.sve.dup.x.nxv4i32(i32 %op2) |
| // CHECK-DAG: %[[SEL:.*]] = call <vscale x 4 x float> @llvm.aarch64.sve.sel.nxv4f32(<vscale x 4 x i1> %[[PG]], <vscale x 4 x float> %op1, <vscale x 4 x float> zeroinitializer) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 4 x float> @llvm.aarch64.sve.fscale.nxv4f32(<vscale x 4 x i1> %[[PG]], <vscale x 4 x float> %[[SEL]], <vscale x 4 x i32> %[[DUP]]) |
| // CHECK: ret <vscale x 4 x float> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_n_f32,_z,)(pg, op1, op2); |
| } |
| |
| svfloat64_t test_svscale_n_f64_z(svbool_t pg, svfloat64_t op1, int64_t op2) |
| { |
| // CHECK-LABEL: test_svscale_n_f64_z |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 2 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv2i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[DUP:.*]] = call <vscale x 2 x i64> @llvm.aarch64.sve.dup.x.nxv2i64(i64 %op2) |
| // CHECK-DAG: %[[SEL:.*]] = call <vscale x 2 x double> @llvm.aarch64.sve.sel.nxv2f64(<vscale x 2 x i1> %[[PG]], <vscale x 2 x double> %op1, <vscale x 2 x double> zeroinitializer) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 2 x double> @llvm.aarch64.sve.fscale.nxv2f64(<vscale x 2 x i1> %[[PG]], <vscale x 2 x double> %[[SEL]], <vscale x 2 x i64> %[[DUP]]) |
| // CHECK: ret <vscale x 2 x double> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_n_f64,_z,)(pg, op1, op2); |
| } |
| |
| svfloat16_t test_svscale_n_f16_m(svbool_t pg, svfloat16_t op1, int16_t op2) |
| { |
| // CHECK-LABEL: test_svscale_n_f16_m |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 8 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv8i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[DUP:.*]] = call <vscale x 8 x i16> @llvm.aarch64.sve.dup.x.nxv8i16(i16 %op2) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 8 x half> @llvm.aarch64.sve.fscale.nxv8f16(<vscale x 8 x i1> %[[PG]], <vscale x 8 x half> %op1, <vscale x 8 x i16> %[[DUP]]) |
| // CHECK: ret <vscale x 8 x half> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_n_f16,_m,)(pg, op1, op2); |
| } |
| |
| svfloat32_t test_svscale_n_f32_m(svbool_t pg, svfloat32_t op1, int32_t op2) |
| { |
| // CHECK-LABEL: test_svscale_n_f32_m |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 4 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv4i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[DUP:.*]] = call <vscale x 4 x i32> @llvm.aarch64.sve.dup.x.nxv4i32(i32 %op2) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 4 x float> @llvm.aarch64.sve.fscale.nxv4f32(<vscale x 4 x i1> %[[PG]], <vscale x 4 x float> %op1, <vscale x 4 x i32> %[[DUP]]) |
| // CHECK: ret <vscale x 4 x float> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_n_f32,_m,)(pg, op1, op2); |
| } |
| |
| svfloat64_t test_svscale_n_f64_m(svbool_t pg, svfloat64_t op1, int64_t op2) |
| { |
| // CHECK-LABEL: test_svscale_n_f64_m |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 2 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv2i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[DUP:.*]] = call <vscale x 2 x i64> @llvm.aarch64.sve.dup.x.nxv2i64(i64 %op2) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 2 x double> @llvm.aarch64.sve.fscale.nxv2f64(<vscale x 2 x i1> %[[PG]], <vscale x 2 x double> %op1, <vscale x 2 x i64> %[[DUP]]) |
| // CHECK: ret <vscale x 2 x double> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_n_f64,_m,)(pg, op1, op2); |
| } |
| |
| svfloat16_t test_svscale_n_f16_x(svbool_t pg, svfloat16_t op1, int16_t op2) |
| { |
| // CHECK-LABEL: test_svscale_n_f16_x |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 8 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv8i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[DUP:.*]] = call <vscale x 8 x i16> @llvm.aarch64.sve.dup.x.nxv8i16(i16 %op2) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 8 x half> @llvm.aarch64.sve.fscale.nxv8f16(<vscale x 8 x i1> %[[PG]], <vscale x 8 x half> %op1, <vscale x 8 x i16> %[[DUP]]) |
| // CHECK: ret <vscale x 8 x half> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_n_f16,_x,)(pg, op1, op2); |
| } |
| |
| svfloat32_t test_svscale_n_f32_x(svbool_t pg, svfloat32_t op1, int32_t op2) |
| { |
| // CHECK-LABEL: test_svscale_n_f32_x |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 4 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv4i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[DUP:.*]] = call <vscale x 4 x i32> @llvm.aarch64.sve.dup.x.nxv4i32(i32 %op2) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 4 x float> @llvm.aarch64.sve.fscale.nxv4f32(<vscale x 4 x i1> %[[PG]], <vscale x 4 x float> %op1, <vscale x 4 x i32> %[[DUP]]) |
| // CHECK: ret <vscale x 4 x float> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_n_f32,_x,)(pg, op1, op2); |
| } |
| |
| svfloat64_t test_svscale_n_f64_x(svbool_t pg, svfloat64_t op1, int64_t op2) |
| { |
| // CHECK-LABEL: test_svscale_n_f64_x |
| // CHECK-DAG: %[[PG:.*]] = call <vscale x 2 x i1> @llvm.aarch64.sve.convert.from.svbool.nxv2i1(<vscale x 16 x i1> %pg) |
| // CHECK-DAG: %[[DUP:.*]] = call <vscale x 2 x i64> @llvm.aarch64.sve.dup.x.nxv2i64(i64 %op2) |
| // CHECK: %[[INTRINSIC:.*]] = call <vscale x 2 x double> @llvm.aarch64.sve.fscale.nxv2f64(<vscale x 2 x i1> %[[PG]], <vscale x 2 x double> %op1, <vscale x 2 x i64> %[[DUP]]) |
| // CHECK: ret <vscale x 2 x double> %[[INTRINSIC]] |
| return SVE_ACLE_FUNC(svscale,_n_f64,_x,)(pg, op1, op2); |
| } |